

# MAIN MEMORY ORGANISM Help

https://tutorcs.com

WeChat: cstutorcs

Bernhard Kainz (with thanks to A. Gopalan, N. Dulay and E. Edwards)

b.kainz@imperial.ac.uk

# Main Memory Organisation

Addressing

Byte Orderingssignment Project Exam Help

https://tutorcs.com
• Memory Modules and Chips

WeChat: cstutorcs

# Main Memory (RAM)

W bits 1011111010101010101111110 00101010110101016910Exam Helps 01101101010100100101000 WeChat: cstutorcs R rows 1010101010010010111010 110110101000100010101010 010101011110001011111011 .1101100000011111011111

- Each memory location is W bits
  - Normally a bytemultiple, e.g. 16bits, 32-bits
- Memory Size
  - R x W bits
- Access
  - Can Read/Write entire row or just one byte at a time

# Addressing

#### Main Memory

0000WeOdhat: 

 Where in memory is the 16-bit value of 3?

# Ssignment Project Exam Help

• We need a scheme for uniquely ttps://tutorcs.identifying every memory location cstutorcs

#### ADDRESSING

Identify memory locations with a positive number called the (memory) address

# Word Addressing

| Main      | Memory              | Address                     |            |
|-----------|---------------------|-----------------------------|------------|
| 0110 1101 | 1010 1101           | <b>←</b> 0                  |            |
| 0000 0000 | Assignment          | P <mark>rojec</mark> t Exai | m Help     |
| 0000 0000 | ૦૧૧૦૧૧૦૦૦/tા        | it <del>orc</del> s2com     | Addresses  |
| 1111 1111 | <sup>1</sup> WeChat | : cstutorcs                 | entire row |
| 0000 0000 | 0000 0000           | <b>←</b> 4                  |            |
| 1001 1010 | 1010 0010           | <b>←</b> 5                  |            |
| 0000 0000 | 0000 0000           | <b>←</b> 6                  |            |
| 1111 1111 | 1111 1110           | <b>─</b> 7                  |            |

# Byte Addressing

Main Memory

Word Address



# Byte Addressing

- Two formats
  - Big Endian Assignment Project Exam Help
    - · Stores Most Sighttps: Lettercs.com
    - Motorola 6800, IMPChatik, SFLARO, Set Medical Section (360, ARM)
  - Little Endian
    - Stores Least Significant Byte first
    - x-86, ARM, DEC Alpha, VAX, PDP-11

# Byte Addressing (Big Endian)



# Byte Addressing (Little Endian)



# Byte Ordering – *Multibyte* Data Items



WeChat: cstutorcs



### Example 1: 16-bit Integer

(View 1)

16-bit integer '5' stored at memory address 24

Big Endian Projectobokova Help

Byte Address esitorc 24com 25

WeChat: cstutorcs

Little Endian

0000 0101 0000 0000

Byte Addresses

24

25

## Example 1: 16-bit Integer

(View 2)

16-bit integer '5' stored at memory address 24

Big Endian ignment of the Brown Helpword address 24

Byte Addresses://tu2ercs.con25

WeChat: cstutorcs

Little Endian

0000 0000 0000 0101

Word address 24

Byte Addresses

25

24

#### Example 2: 32-bit Value

(View 1)

32-bit hex value 54 BC FE 30 stored at memory address 24

```
Big Endian Assignment Project Exam Help
                         BC
                 54
                                            FE
                                                    30
                 https://tutorcs.com
            0101 0100 1011 1100
                                        1111 1110
                                                 0011 0000
                 WeChat: cstutorcs
Byte Addresses
                                            26
                                                    27
 Little Endian
                 30
                         FF
                                            BC
                                                    54
            0011 0000 1111 1110
                                        1011 1100 0101 0100
Byte Addresses 24
                                            26
                                                    27
                         25
```

#### Example 2: 32-bit Value

(View 2)

32-bit hex value 54 BC FE 30 stored at memory address 24



#### Example 3: ASCII String

(View 1)

- String "JIM BLOGGS" stored at memory address 24
- Treat a string as an array of (ASCII) bytes
  - Each byte is Aconisidane drint of Problem 15 mandifference only when multi-byte (such as Unicode where a character is 2-bytes)





#### Example 3: ASCII String

(View 2)

- String "JIM BLOGGS" stored at memory address 24
- Treat a string as an array of (ASCII) bytes
  - Each byte is Aconisidane drint of Problem 15 mandifference only when multi-byte (such as Unicode where a character is 2-bytes)





#### Potential Problems

- How do we transfer any ASGIC string value (e.g. "JIM BLOGGS") from a Big-Endian memory to a Little-Endian memory and vice cettors
- How do we transfer an object which holds both types of values above and vice-versa?
- Why is it necessary?

#### Question

 What is the maximum amount of memory we can have in a 32-bit machine with byte addressing?

#### Assignment Project Exam Help

Each address pertains to one byte

https://tutorcs.com

- Number of available addresses = 2<sup>32</sup> WeChat: cstutorcs
- Recall: Kilo =  $2^{10}$  (10<sup>3</sup>), Mega =  $2^{20}$  (10<sup>6</sup>) and Giga =  $2^{30}$  (10<sup>9</sup>)
- Hence, we have  $2^{32} = 2^2 \times 2^{30} = 4 \times 2^{30}$  bytes = 4 Gigabytes = 4GB
- How much memory for 64-bit addressing?

# Memory Modules and Chips





- Two 512MB memory modules
  - Each module has two 128M x 16-bit RAM Chips



- Two 512MB memory modules
  - Each module has four 128M x 8-bit RAM Chips



Four 256MB memory modules

Each module has two 64M x 16-bit RAM Chips



Four 256MB memory modules



# Memory Interleaving

- Example:
  - Memory = 4M words, each word = 32-bits
  - · Built with 4 A 1 Mig 32 reitmemore repetites m Help
  - For 4M words we need 22 bits for an address
  - 22 bits = 2 bits (to select row within Module)

WeChat: cstutorcs
2 20

Module Row within Module High-Order Interleave
20 2

Row within Module Module Low-Order Interleave

# High-Order Interleave

| Address<br>Decimal     |    |      |             | dress<br>nary |       |       |                  |                        |
|------------------------|----|------|-------------|---------------|-------|-------|------------------|------------------------|
| 0                      | 00 | 0000 | ignme       | ent Pr        | oject | Exam  | Help<br>Module=0 | Row=0                  |
| 1                      | 00 | 0000 | popos       | .0000         | 0000  | 0001  | Module=0         | Row=1                  |
| 2                      | 00 | 0000 | 0000        | 0000          | 0000  | 0010  | Module=0         | Row=2                  |
| 3                      | 00 | 0000 | <b>MACC</b> | 10000         | SAPPO | 10011 | Module=0         | Row=3                  |
| 4                      | 00 | 0000 | 0000        | 0000          | 0000  | 0100  | Module=0         | Row=4                  |
| 5                      | 00 | 0000 | 0000        | 0000          | 0000  | 0101  | Module=0         | Row=5                  |
| •••                    |    |      |             |               |       |       |                  |                        |
| 2 <sup>20</sup> -1     | 00 | 1111 | 1111        | 1111          | 1111  | 1111  | Module=0         | Row=2 <sup>20</sup> -1 |
| <b>2</b> <sup>20</sup> | 01 | 0000 | 0000        | 0000          | 0000  | 0000  | Module=1         | Row=0                  |
| 2 <sup>20</sup> +1     | 01 | 0000 | 0000        | 0000          | 0000  | 0001  | Module=1         | Row=1                  |

# High-Order Interleave

- Good if Modules can be accessed independently by different units, e.g. by the CPU and a Hard Disk (or a second CPU) AND the units use different Modules
- · Parallel operation the Performance



#### Low-Order Interleave

| Address<br>Decimal |    |       |        | dress<br>nary |          |                    |                                   |                         |
|--------------------|----|-------|--------|---------------|----------|--------------------|-----------------------------------|-------------------------|
| 0                  | 00 | naAss | Signan | entaP         | roiesi   | Exar               | n <sub>M</sub> Help <sub>=0</sub> | Row=0                   |
| 0                  |    |       |        |               |          |                    | _                                 |                         |
| 1                  | 00 | 0000  | 0000   | 0000          | 0000     | 0001               | Module=1                          | Row=0                   |
| 2                  | 00 | 0000  | dolla  | 0000          | Office ( | .6 <del>010</del>  | Module=2                          | Row=0                   |
| 3                  | 00 | 0000  | 0000   | 0000          | 0000     | 0011               | Module=3                          | Row=0                   |
| 4                  | 00 | 0000  | 0000   | 0000          | 0000     | ,6190              | Module= <mark>0</mark>            | Row=1                   |
| 5                  | 00 | 0000  | 0000   | 0000          | 0000     | 01 <mark>01</mark> | Module=1                          | Row=1                   |
|                    |    |       |        |               |          |                    |                                   |                         |
| $2^{20}-1$         | 00 | 1111  | 1111   | 1111          | 1111     | 11 <b>11</b>       | Module=3                          | $Row = 2^{18} - 1$      |
| 2 <sup>20</sup>    | 01 | 0000  | 0000   | 0000          | 0000     | 0000               | Module= <mark>0</mark>            | $Row = \frac{2^{18}}{}$ |
| 2 <sup>20</sup> +1 | 01 | 0000  | 0000   | 0000          | 0000     | 0001               | Module=1                          | $Row=2^{18}$            |

#### Low-Order Interleave

Good if the CPU (or other unit) can request multiple adjacent memory locations



- Since adjacent memory locations lie in different Modules an "advanced" memory system can perform the accesses in parallel
  - Such adjacent accesses often occur in practice, e.g.
    - i. Elements in an array, e.g.. Array[N], Array[N+1], Array[N+2], ....
    - ii. Instructions in a Programs, InstructionN, InstructionN+1,...
- In the above situations, an "advanced" CPU can pre-fetch the adjacent memory locations → higher performance